



Jet Propulsion Laboratory

National Aeronautics & Space Administration California Institute of Technology



## Assembly Reliability for Two CCGA Packages

by Reza Ghaffarian, Ph.D. NASA-Jet Propulsion Laboratory, Caltech (818) 354-2059 <u>Reza.Ghaffarian@JPL.NASA.Gov</u>







- Electronic Package Trend
  - Package shrink trends
  - Resources
- CCGA/PBGA Qual
  - Key parameters- Literature data
  - Objectives and test matrix
- Test Results
  - CCGA 560 I/Os- Peripheral
  - CCGA 717 I/Os Full Array
  - PBGA
  - PTH via
- Conclusions









## **References**





#### CHIP SCALE PACKAGING FOR MODERN ELECTRONICS

Reza Ghaffarian







## Determine risk for unknowns at design

## • PBGA? Or CCGA?

- Two PWB pad sizes, CCGA larger
- PBGAs assembled on both pads, interchangeability with CCGA

#### • Two stencil designs

- PBGA thinner and a thicker mini stencil for the CCGA
- Measured solder paste volumes

#### • Use of corner stake

- Improve resistance to mechanical vibration and shock
- Failure mechanisms with corner stake

## Added heat straps to the top of PBGA O Bonding attachment durability of heat strap







## Determine risk for unknowns at design

## • Daisy chain

- Package through PWB pads
- Additional vias and daisy chain

#### • Behavior under four thermal cycle conditions

- Highly accelerated cycle, -55/125°C
- Milder version representative of flight, -50/75°C
- NASA cycle (-55/100°C)
- Extreme Martian environment (-120/85°C)- Limited cycles, not presented

## • Inspection

- Continuous/manual monitoring
- Optical inspection for verification at intervals of 50-200 cycles
- SEM before cross-sectioning
- Cross-section



# BGACCGA Test Vehicle Per IPC 9701





# PWB Design













## Effect of TC Max Temp on CCGA



## 200 cycles (-55/100°C)

Stencil 8 mil thick- CCGA

























#### Stencil 10.5 mil thick-CCGA













CCGA, after 478 cycles (-55/125°C)



# 1st Failure, CCGA, 1261 Cycles (-50/75°C)











# Effect of Cycle/Corner Stake 1819 cycles (-50/75°C)





00mm



## **PBGA- Effect of Cycle/Corner Stake** 1819 cycles (-50/75°C) and 588 cycles (-55/125°C)

SN015 BGA 588 (-55/125) F544



#### 1819 Cycles (-50/75°C)

SRINER #2 END SRINER #2 END 00 017 10.0kv ×150 2004m









## <u>CCGA- Effect of Cycle/Corner Stake</u> 1819 cycles (-50/75°C)





# **PTH Via at 1819 Cycles (-50/75°C)**



00 027 10.0kV X29.9 1.00mm





## **CCGA 717 & PBGA 728 I/Os**









# **CCGA 717 & PBGA 728 10s TV**



JPL





Reza Ghaffarian







- PBGAs- No failures to 2,000 cycles (-50/75°C)
- CCGAs @ 100°C or 125°C Max Temp
  - Signs of graininess
  - Reduction in solder volume
- CCGAs @ 75°C- No Changes
- Failures affect by staking on columns
  - Failures in staking at package interposer for -55/125°C
  - Failures away from staking, but at interposer for -50/75°C
- PTH microcracks at 1819 cycles (-50/75°C)







#### • CCGA560

- 1<sup>st</sup> failure ~ 1,000 cycles (-50°/75°C)
- 1<sup>st</sup> failure from package site/high solder volume
- Heavy cracking at 200 cycles (-55°/100°C)
- CCGA717- OK to 1000 cycles (-55°/100°C)
- CCGA 717- OK with conformal/corner staking

### • PBGA 728- OK for all above







The research described in this publication is being conducted at the Jet Propulsion Laboratory, California Institute of Technology, under a contract with the National Aeronautics and Space Administration.

The author would like to acknowledge Dr. L. Zhang; N. Dastoor; A. Mehta, A. Arreola, and K. Evans at JPL. The author extends his appreciation to program managers at NASA Electronic Parts and Packaging Program (NEPP) including M. Sampson & K. LaBel, Dr. C. Barnes, and P. Zulueta for their continuous support and encouragement.