# Thermal Cycling Test Results of CSP and RF Package Assemblies Reza. Ghaffarian Jet Propulsion Laboratory, California Institute of Technology, Pasadena, CA Reza.Ghaffrian@JPL.NASA.Gov, (818) 354-2059 George Nelson, Mark Cooper, Litton Derek Lam\*, Steve Strudler\*, Abhay Umdekar, Hughes Network System \*Previously at Hughes Network Systems Ken Selk, Bill Bjorndahl, Randy Duprey, TRW ## **ABSTRACT** A JPL-led chip scale package (CSP) Consortium of enterprises, composed of team members representing government agencies and private companies, recently joined together to pool in-kind resources for developing the quality and reliability of chip scale packages (CSPs) for a variety of projects. The experience of the Consortium in building more than 150 test vehicle assemblies, single- and double-sided multilayer PWBs, and the environmental test results has now been published as a chip scale package guidelines document and distributed by Interconnection Technology Research Institute (ITRI). The Consortium assembled fifteen different packages from 48 to 784 I/Os and pitches from 0.5 to 1.27 mm on multilayer FR-4 printed wiring board (PWB). In addition, two other test vehicles built by two team members, each had a control wafer level CSP package for data comparison. Assemblies were subjected to numerous thermal cycling conditions including -55°C to 125°C. Cycles-to-failure (CTF) test results to 500 cycles for the control CSP assembly are presented. Also, CTF results of two fine pitch BGAs with 0.8 mm pitch and different die sizes for a test vehicle are compared. In addition, a number of test vehicles included a fine pitch ball grid array (BGA) interconnect structure at Radio Frequencies (RF) using a 50-Ohm transmission line and a resonant circuit. insertion losses were determined and presented prior to and after 500 cycles and presented. # INTRODUCTION Chip Scale Packages (CSP) are now widely used for many electronic applications including portable and telecommunication products. The CSP definition has evolved as the technology has matured and refer to those packages with a pitch of 0.8 mm and lower. Packages with fine pitches especially those with less than 0.8 mm may require the use of microvia printed wiring board (PWB) which is costly and they may perform poorly when are assembled on board. A test vehicle (TV1) with eleven different package types and pitches was built and tested by the JPL MicrotypeBGA Consortium during 1997 to 1999. Lessons learned by the team were published as a guidelines document [1]. The finer pitch CSP packages which recently become available were included in the next test vehicle of the JPL CSP Consortium. The Consortium team jointly concentrated their efforts on building of the second test vehicle (TV-2) with fifteen (15) packages of low to high I/O count (48 to 784) and pitches of 0.5 mm to 1.27 mm. In addition to the TV-2 test vehicle, other test vehicles were designed and built by individual team members to meet their needs. At least one common package was included as control in each of these test vehicles in order to be able to compare the environmental test results and understand the effect of PWB build and manufacturing variables. One test vehicle, herein refer to TV-L, was designed by Litton Corporation (Facility A) and were built at two manufacturing sites. The other test vehicle was designed and assembled by Hughes Network System (Facility B) using their internal resources and is identified as TV-H. Also, TRW (Facility C) designed and built two RF packages with 0.75 mm fine pitch BGA interconnects. These were assembled on TV-L. In this paper preliminary thermal cycling test results performed under -55 to 125°C to 500 thermal cycles are presented. RF characteristic of interconnects prior to and after 500 cycles are also presented. Correlation of print paste quality and volume for the TV-2 is discussed in another paper published in this proceedings[2]. #### **CSP TEST MATRIX** Aspects of the three test vehicles build are discussed below. These are: - TV-2, the 2<sup>nd</sup> test vehicle which was designed and built by the CSP Consortium team members. - TV-L, designed by Facility A and built at two manufacturing sites. It had two RF packages designed and built at Facility C. - TV-H, designed and assembled at Facility B. TV-2 Test Vehicle Package I/O /PWB — Fifteen packages from 48 to 784 I/O as listed in Figure 1 were used. The TSOP was used as a control for both assembly robustness and environmental reliability comparison. The PWBs were fabricated from FR-4 materials with 6 layers. Microvia design with 3 mil vias was considered for all packages except for the 784 I/O flip chip BGA in one design. In another design, estimated optimized PWB pads with 3 mil microvias was considered. The last PWBs were configured for double-sided assembly. The majority of PWBs had an organic solder preservative surface finish. Hot air solder level (HASL), immersion Au/Ni, and immersion silver were also used. **Solder Paste/Volume** — Two types of solder pastes used were no-clean and water soluble (WS). The standard stencil thickness was 6 mil, even though a limited number of test vehicles were built using stencils with 5 and 4 mil thicknesses. Different stencil aperture designs were used. Solder release rate (paste volume measurement) was determined for packages with different pitches. Different stencil aperture designs were used depending on the pad size. Package/Test Vehicle Features — Packages had different pitches, solder ball volumes and compositions, and daisychain patterns. All packages were daisy-chained, and they were divided into several internal chain patterns. In a few cases, the daisy chain patterns were irregular and much time and effort was required for the PWBs design to match package patterns. The daisy chain pattern on PWB complete the chain loop into the package through solder joints. Several probing pads connected to daisy chain loops were added for failure site diagnostic testing. The package and PWB daisy chains for a 60 I/O wafer level redistributed CSP and a 208 I/Os FPBGA are shown in Figures 2. The flip chip die was the only device that was underfilled. The test vehicle (TV-2) was 4.5" by 4.5" and divided into four independent regions. For single-sided assembly, most packages can be cut out for failure analysis without affecting the daisy chains of other packages. TV-L — This test vehicle had 8 packages ranging from 40 I/Os to 432 I/Os with pitches of 0.8 and 1.27 mm as shown in Figure 3. At the bottom right section of this figure are the RF packages with four SMA connectors (two for each package) which were designed and built at Facility C. Details on RF packages are discussed after thermal cycling data presentation for CSPs. The PWBs had two layers of resin copper coated materials (RCCs) for ease of microvia formation at the top and bottom of glass epoxy core materials, with a total thickness of .065" (1.62 mm). The test vehicle was 4.5" by 4.5" and microvia technology was used. **TV-H** — This test vehicle had eight packages ranging from 48 to 280 I/Os with pitches of 0.8 mm as shown in Figure 4. The PWB had four layers (thinner than TV-2 and TV-L) with the two RCC layers and an FR-4 Core (1+2+1) having a total thickness of 0.43 mm. Microvia technology was used. No clean solder paste for assembly was applied with a 5 mm thickness stencil. The test vehicle was 4.75" by 1.85" with one connector attached for continuous thermal cycling monitoring. PWB Pad Design for the 60 I/O wafer level CSP and 208/280 I/O FPBGA — In general, a non solder mask defined design was used (NSMD) with 2 mil clearance. The PWB pad dimension were varied for the TV-2 and were differ for the 60 I/O control package used in TV-L and TV-H. Design information was as follows: - TV-L— Two sites were allocated for the 60 I/O wafer level package. One location had a pad diameter of 0.3 mm, and the other 0.28 mm, as shown in Figure 3, represented by U5 and U6, respectively. - TV-H— Only the U5 location as shown in Figure 4 was used for the 60 I/O wafer level package. The PWB pad diameter was 0.45 mm which differed from the estimated optimized version for the TV-L. The 280 I/O FPBGA had two sites, the center and the edge sites, U4 and U2, respectively. The 208 FPBGA had only one site. The PWB pad diameters were 0.3 mm for the 208 and 280 I/O FPBGAs. Environmental testing — Thermal cycling was performed in the range of -55°C to 125°C. Chamber setting and thermal couple readings are shown in Figure 5. The heating and cooling rates were 2° to 5°C/min with a dwell at maximum temperature of more than 10 minutes and a shorter dwell time duration at the minimum temperature. Each cycle lasted 159 minutes. Monitoring — The test vehicles were monitored continuously during the thermal cycles for electrical interruptions and opens. The criteria for an open solder joint specified in IPC-SM-785, Sect. 7.8, were used as guidelines to interpret electrical interruptions. Generally, once the first interruption was observed, there were many additional interruptions within 10% of the cycle life. In addition, daisy chain opens were verified manually at room temperature after weekly removal of the failed assemblies from the chamber. #### **ENVIRONMENTAL TEST RESULTS** Only a limited number of TV-L and TV-H were subjected to this environmental condition. The most recent thermal cycle test results to 500 cycles for the TV-L and TV-H are presented here. Cycles-to-failure (CTF) results are compared for a control package assembled on TV-L and TV-H. Also, CTF results of the same I/O and pitch package from two package suppliers are compared. The effect of die on CTF for two packages on the same test vehicle is also compared and discussed. Results for other packages and under other conditions are being gathered and will be analyzed and presented in the future. #### **Thermal Cycling Results** Figure 6 shows cycles to first failure for the 60 I/O Wafer level CSP used as control package on two test vehicles. To generate plots, the CTFs were ranked from low to high and failure distribution percentiles were approximated using median plotting position, $F_i = (i-0.3)/(n+0.4)$ . Since all 18 packages failed prior to 500 cycles for one case, we were able to fit data to a Weibull distribution. Often, two-parameter Weibull distributions have been used to characterize failure distributions and provide modeling for prediction in the areas of interest. The Weibull cumulative failure distribution was used to fit cycles to failure data. The equation is $$F(N) = 1 - \exp(-(N/N_0)^m)$$ where F(N) is the cumulative failure distribution function N is the number of thermal cycles No is a scale parameter that commonly is referred to as characteristic life, and is the number of thermal cycles with a 63.2% failure occurrence. The m is the shape parameter and for a large m is approximately inversely proportional to the coefficient of variation (CV) by 1.2/CV; that is, as m increases, spread in cycles to failure decreases This equation, in double logarithm format, results in a straight line. The slope of the line will define the Weibull shape parameter. The cycles to failure data in log-log were fitted to a straight line and the two Weibull parameters were calculated. For the wafer level package on TV-H, Weibull parameters for cycles to failure were also generated and plotted in continuous graphs in Figure 6. The Weibull shape parameter, m, was 8 and its characteristic life, No, was 388 cycles. This package failed at higher cycles when assembled on TV-L with a much smaller PWB pad design. Except for a low cycles to failure of one assembly at 72 cycles, which related to a package/assembly defect, the other two failed at 451 and 480 cycles. For comparison, CTF for two FPBGA packages with 208 and 280 I/Os and a floating pad design package with 280 I/O assembled on TV-H are shown in Figure 7. For the FPBGA package, the relative die size had the most significant affect on CTF. The 208 I/O package with an 11.4 mm die size in a 15 mm package showed CTF in the range of 176 to 417 cycles with seven out of eight assemblies failed prior to 500 cycles. The 280 I/O package with an 11.8 mm die in 16 mm packages had four failures out of 14 at 303, 336, 339, and 417 cycles. The 208 I/O package with a much smaller die size of 9.5 mm showed only two out of ten failures at 476 and 499 cycles. The CTF test results for the second 280 I/O FPBGA (FPBGA#2) package built by another package supplier with different build and technology showed similar CTF results to the FPBGA package with a large die. This package was required a very elaborate prebake before assembly. Prebake requirements recommended by package supplier were not followed due to lack of needed equipment at the assembly facility. All packages were prebaked at 125°C for 2 1/2 to 4 hours. # RF Package Characterization Prior to and After Thermal Cycling High-Speed and RF assemblies tend to be advanced high-value designs that lagg behind many of the recent innovations in digital packaging technology. Two fundamental issues need to be understood for an application: - What are the performance characteristics (capacitance, inductance, loss, etc.) of a given interconnect structure? - Does the proposed interconnect structure change with time? This part of the Consortium investigation aimed to provide some answers to these questions for applications up to 5.0 GHz using circuitry designed for 50 Ohms and 2.0 GHz. #### **RF Interconnect Structure** Two of the simplest possible RF-Interconnect structures were selected for testing. - The 50 Ohm RF-Transmission Line consisted of a 50 Ohm circuit trace etched onto Rogers RO4003 laminate material and bonded with Rogers RO4403 adhesive system to form a stripline circuit. - The 2 GHz RF-Resonator was also a stripline device made with Rogers RO4003. In this case a resonant circuit was etched onto a sheet of laminate followed by bonding with RO4403 adhesive system. The stripline devices were then processed through drilling, electroless copper plating, copper pattern plating, gold plating, tin/lead plating, etching, and finally the application of solder mask over bare copper. Figure 8 shows a bottom (BGA-side) view of one of the completed 2 GHz RF-Resonator packages. Package pitch is 0.75 mm (30 mil) with 0.2 mm (8mil) balls. #### **Test Procedures** A network analyzer was used to characterize the RF interconnect behavior. The equipment was calibrated immediately prior to each test. Known reference signals were then transmitted through one of the SMA connectors and changes recorded at the other SMA connector. Reference signals between 50 MHz and 33 GHz were used in this testing. For clarity, only test results in the region between 50 MHz and 5 GHz were reported. During a test run, the analyzer captures needed information with respect to frequency. The data is collected automatically and stored in a spreadsheet for data analysis. Using these data, return loss (S11) and the insertion loss (S21) were calculated using the following relationships: $$\begin{aligned} & \text{Return Loss} = S_{11} = 20 \text{ log } \rho = 20 \text{ log } \sqrt{\frac{P_{reflected}}{P_{incident}}} \\ & \\ & \text{Insertion Loss} = S_{21} = 20 \text{ log } \sqrt{\tau} = 20 \text{ log } \sqrt{\frac{P_{transmitted}}{P_{incident}}} \end{aligned}$$ Plots of Return Loss and Insertion Loss for both the RF-Transmission Line and the 2.0 GHz RF-Resonator are presented in Figure 9. Out of the eight packages that were tested, only one solder joint opened between 200 and 500 thermal cycles. A chart showing the failed resonator is presented in Figure 10. #### CONCLUSIONS These conclusions are based on results limited to assembly failure of CSPs and RF packages to 500 thermal cycles in the range of -55°C to 125°C. #### **CSP Assembly Thermal Cycle Test Results** - Cycles-to-failure for the same package, assembled on larger pad (0.45 mm diameter).and thinner PWB (0.43 mm) were much lower than those assembled on smaller pad (0.3 mm) and thicker PWB (1.62 mm). This means decrease in thickness has a significantly lower effect than decrease in pad size on enhancement of solder joint reliability. - Cycles-to-failure decreased as die size of FBGA package decreased. The 208 I/O FPBGA package with the largest relative die size to package dimension (11.4 mm die in 15 mm package) showed the lowest cycles to failure, followed by the 280 I/O package with a slightly smaller relative die size to package (11.8 in 16 mm). - Cycles to failure for the 280 I/O FPBGA#2 with a new package structure showed similar cycles-to-failure to the FPBGA package assemblies. FPBGA#2 packages required elaborate prebake which was not followed due to the lack of required equipment at the assembly facility. These were baked at the same condition as other packages. #### RF Package Assembly Test Results - Return and insertion losses of RF packages with fine pitch ball grid array interconnects for use at 2 to 5 GHz were minimally degraded to 500 thermal cycles. - The sensitivity of RF packages to thermal cycle fatigue of solder joints is no different than DC measurements. - Signal degradation does not occur until a significant open circuit develops. - The resonator circuit provided the ability to easily identify the position of the open in a circuit (i.e., which ball failed), a significant advantage over the transmission line. - Due to capacitive coupling, with either type of circuit, it is possible to compute the approximate size of the gap created by an open circuit. ## **ACKNOWLEDGEMENTS** The portion of research described in this publication is being carried out by the Jet Propulsion Laboratory, California Institute of Technology, under a contract with the National Aeronautics and Space Administration. The JPL author would like to acknowledge the in-kind contributions and cooperative efforts of the JPL CSP Consortium. Special thanks to J.K. Bonner, A. Arreola, JPL; E. Siméus, S. Stegura, R. Smedley, Raytheon; N. Kim; Boeing; A. Chen, C. Achong; Celestica; S. Tisdale, D. Backen, M. Marks, Honeywell; A. Wood, J. Ward, Micron; J. Lyke, Air Force; Dr. A. Lee previously at TRW, and package suppliers and other team members who have made contributions to the progress of this program. #### REFERENCES - Ghaffarian, R., "Chip Scale Packaging Guidelines" distributed by Interconnection Technology Research Institute, http://www.ITIR.org. (512) 833-9930 - 2. Achong, A., Rose, D., Ghaffrian, R., et al., "Impact of Printed Parameters and CSP pitch and I/O on Paste Quality and Volume", Surface Mount International, Chicago, Sept. 25-28, 2000 Figure 1 Description of fifteen different CSPs used in TV-2 Figure 2 Package and board daisy chain patterns for two representative packages and probing points for failure diagnostics Figure 3 The assembled TV-L with numerous CSP and BGA packages and an RF module Figure 4 The assembled TV-H with numerous CSP and Fine pitch BGA packages Figure 5 Thermal cycle profile in the range of -55 to 125°C Figure 6 Cumulative failure distribution and Weibull parameter for the control 60 I/O wafer level CSP assembled on TV-H and TV-L and subjected to 500 thermal cycles (-55/125°C) Figure 7 Cumulative failure distributions for several assembled fine pitch BGA package with two package technologies and three die sizes subject to 500 thermal cycles $(-55/125^{\circ}C)$ Figure 8 BGA side of RF-Resonator (bottom view) a) As Assembled b) After 500 Cycles (-55°C to 125°C) Figure 9 Insertion Loss (S11) and Return Loss (S21) of RF Transmission Line prior to and after 500 thermal cycles (-55/125°C) Figure 10 Insertion Loss (S11) and Return Loss (S21) of 2.0 GHz Resonator after 500 thermal cycles (-55/125°C)